# RENESAS HD74ALVCH16269

12-bit to 24-bit Registered Bus Transceivers with 3-state Outputs

> REJ03D0046-0200Z (Previous ADE-205-136(Z)) Rev.2.00 Oct.02.2003

#### Description

The HD74ALVCH16269 is used in applications where two separate ports must be multiplexed onto, or demultiplexed from, a single port. The device is particularly suitable as an interface between synchronous DRAMs and high speed microprocessors. Data is stored in the internal B port registers on the low to high transition of the clock (CLK) input when the appropriate clock enable (CLKENA) inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port. For data transfer in the B to A direction, a single storage register is provided. The select (SEL) line selects 1B or 2B data for the A outputs. The register on the A output permits the fastest possible data transfer, thus extending the period that the data is valid on the bus. The control terminals are registered so that all transactions are synchronous with CLK. Data flow is controlled by the active low output enables ( $\overline{OEA}$ ,  $\overline{OEB1}$ ,  $\overline{OEB2}$ ). Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

#### Features

- $V_{CC} = 2.3 \text{ V} \text{ to } 3.6 \text{ V}$
- Typical V<sub>OL</sub> ground bounce  $< 0.8 \text{ V} (@V_{CC} = 3.3 \text{ V}, \text{Ta} = 25^{\circ}\text{C})$
- Typical  $V_{OH}$  undershoot > 2.0 V (@V<sub>CC</sub> = 3.3 V, Ta = 25°C)
- High output current  $\pm 24$  mA (@V<sub>CC</sub> = 3.0 V)
- Bus hold on data inputs eliminates the need for external pullup / pulldown resistors



### **Function Table**

| Inputs     |     |     | Outputs | Outputs |  |  |  |
|------------|-----|-----|---------|---------|--|--|--|
| CLK        | OEA | OEB | А       | 1B, 2B  |  |  |  |
| $\uparrow$ | Н   | Н   | Z       | Z       |  |  |  |
| $\uparrow$ | Н   | L   | Z       | Active  |  |  |  |
| $\uparrow$ | L   | Н   | Active  | Z       |  |  |  |
| $\uparrow$ | L   | L   | Active  | Active  |  |  |  |

#### **Output enable**

| Inputs  |                |            |   | Outputs            |                               |  |
|---------|----------------|------------|---|--------------------|-------------------------------|--|
| CLKENA1 | <b>CLKENA2</b> | CLK        | Α | 1B                 | 2B                            |  |
| Н       | Н              | Х          | Х | 1B <sub>0</sub> *1 | 2B <sub>0</sub> <sup>*1</sup> |  |
| L       | Х              | $\uparrow$ | L |                    | X                             |  |
| L       | Х              | $\uparrow$ | Н | Н                  | Х                             |  |
| Х       | L              | $\uparrow$ | L | X                  | L                             |  |
| Х       | L              | $\uparrow$ | Н | X                  | Н                             |  |

| A-to-B | stor | age (Ō | EB = | L) |
|--------|------|--------|------|----|
|        |      |        |      |    |

| Inputs     |     | C C |    | Output A          |  |
|------------|-----|-----|----|-------------------|--|
| CLK        | SEL | 1B  | 2B |                   |  |
| Х          | н   | Х   | X  | A <sub>0</sub> *1 |  |
| Х          | L   | Х   | х  | A <sub>0</sub> *1 |  |
| $\uparrow$ | H   | L L | Х  | L                 |  |
| $\uparrow$ | Н   | Н   | Х  | Н                 |  |
| $\uparrow$ |     | X   | L  | L                 |  |
| ↑          | L   | x   | Н  | Н                 |  |

#### **B-to-A storage** ( $\overline{OEA} = L$ )

H : High level

L : Low level

X : Immaterial

Z : High impedance

 $\uparrow$  : Low to high transition

Note: 1. Output level before the indicated steady state input conditions were established.



#### **Pin Arrangement**





### **Absolute Maximum Ratings**

| Item                                                                          | Symbol          | Ratings                      | Unit | Conditions                                    |
|-------------------------------------------------------------------------------|-----------------|------------------------------|------|-----------------------------------------------|
| Supply voltage                                                                | V <sub>CC</sub> | -0.5 to 4.6                  | V    |                                               |
| Input voltage *1, 2                                                           | VI              | -0.5 to 4.6                  | V    | Except I/O ports                              |
|                                                                               |                 | –0.5 to V <sub>CC</sub> +0.5 |      | I/O ports                                     |
| Output voltage *1, 2                                                          | Vo              | –0.5 to V <sub>CC</sub> +0.5 | V    |                                               |
| Input clamp current                                                           | I <sub>IK</sub> | -50                          | mA   | V <sub>1</sub> < 0                            |
| Output clamp current                                                          | I <sub>ОК</sub> | ±50                          | mA   | $V_{\rm O}$ < 0 or $V_{\rm O}$ > $V_{\rm CC}$ |
| Continuous output current                                                     | Io              | ±50                          | mA   | $V_{\rm O}$ = 0 to $V_{\rm CC}$               |
|                                                                               |                 | ±100                         |      |                                               |
| Maximum power dissipation at Ta = $55^{\circ}$ C (in still air) <sup>*3</sup> | P <sub>T</sub>  | 1                            | W    | TSSOP                                         |
| Storage temperature                                                           | Tstg            | -65 to 150                   | °C   |                                               |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

- 1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.
- 2. This value is limited to 4.6 V maximum.
- 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

| Item                               | Symbol                  | Min | Max             | Unit   | Conditions              |
|------------------------------------|-------------------------|-----|-----------------|--------|-------------------------|
| Supply voltage                     | V <sub>cc</sub>         | 2.3 | 3.6             | V      |                         |
| Input voltage                      | VI                      | 0   | Vcc             | V      |                         |
| Output voltage                     | Vo                      | 0   | V <sub>CC</sub> | V      |                         |
| High level output current          | I <sub>OH</sub>         |     | -12             | mA     | V <sub>CC</sub> = 2.3 V |
|                                    |                         | _   | -12             |        | V <sub>CC</sub> = 2.7 V |
|                                    |                         | _   | -24             |        | V <sub>CC</sub> = 3.0 V |
| Low level output current           | I <sub>OL</sub>         | _   | 12              | mA     | V <sub>CC</sub> = 2.3 V |
|                                    |                         |     | 12              |        | V <sub>CC</sub> = 2.7 V |
|                                    |                         |     | 24              |        | V <sub>CC</sub> = 3.0 V |
| Input transition rise or fall rate | $\Delta t$ / $\Delta v$ | 0   | 10              | ns / V |                         |
| Operating temperature              | Та                      | -40 | 85              | °C     |                         |

## **Recommended Operating Conditions**

Note: Unused control inputs must be held high or low to prevent them from floating.



# Logic Diagram





### **Electrical Characteristics**

#### $(Ta = -40 \text{ to } 85^{\circ}C)$

| Item                        | Symbol          | $V_{cc}$ (V) $^{*1}$ | Min                  | Max  | Unit | Test Conditions                                                                          |
|-----------------------------|-----------------|----------------------|----------------------|------|------|------------------------------------------------------------------------------------------|
| Input voltage               | V <sub>IH</sub> | 2.3 to 2.7           | 1.7                  | _    | V    |                                                                                          |
|                             |                 | 2.7 to 3.6           | 2.0                  | _    | _    |                                                                                          |
|                             | V <sub>IL</sub> | 2.3 to 2.7           | _                    | 0.7  | _    |                                                                                          |
|                             |                 | 2.7 to 3.6           | _                    | 0.8  | _    |                                                                                          |
| Output voltage              | V <sub>OH</sub> | Min to Max           | V <sub>CC</sub> -0.2 | _    | V    | I <sub>OH</sub> = –100 μA                                                                |
|                             |                 | 2.3                  | 2.0                  | _    | -    | I <sub>OH</sub> = –6 mA, V <sub>IH</sub> = 1.7 V                                         |
|                             |                 | 2.3                  | 1.7                  | _    | -    | I <sub>OH</sub> = –12 mA, V <sub>IH</sub> = 1.7 V                                        |
|                             |                 | 2.7                  | 2.2                  | _    |      | I <sub>OH</sub> = –12 mA, V <sub>IH</sub> = 2.0 V                                        |
|                             |                 | 3.0                  | 2.4                  | - 6  |      | I <sub>OH</sub> = -12 mA, V <sub>IH</sub> = 2.0 V                                        |
|                             |                 | 3.0                  | 2.0                  |      |      | I <sub>OH</sub> = –24 mA, V <sub>IH</sub> = 2.0 V                                        |
|                             | V <sub>OL</sub> | Min to Max           | -                    | 0.2  | -    | I <sub>OL</sub> = 100 μA                                                                 |
|                             |                 | 2.3                  | -                    | 0.4  |      | I <sub>OL</sub> = 6 mA, V <sub>IL</sub> = 0.7 V                                          |
|                             |                 | 2.3                  |                      | 0.7  |      | $I_{OL}$ = 12 mA, $V_{IL}$ = 0.7 V                                                       |
|                             |                 | 2.7                  |                      | 0.4  | 5    | I <sub>OL</sub> = 12 mA, V <sub>IL</sub> = 0.8 V                                         |
|                             |                 | 3.0                  |                      | 0.55 | _    | $I_{OL}$ = 24 mA, $V_{IL}$ = 0.8 V                                                       |
| Input current               | l <sub>iN</sub> | 3.6                  | -                    | ±5   | μA   | $V_{IN} = V_{CC}$ or GND                                                                 |
|                             | IIN (hold)      | 2.3                  | 45                   | —    | _    | V <sub>IN</sub> = 0.7 V                                                                  |
|                             |                 | 2.3                  | -45                  | _    | _    | V <sub>IN</sub> = 1.7 V                                                                  |
|                             |                 | 3.0                  | 75                   | _    | _    | V <sub>IN</sub> = 0.8 V                                                                  |
|                             |                 | 3.0                  | -75                  | _    | _    | V <sub>IN</sub> = 2.0 V                                                                  |
|                             |                 | 3.6                  | _                    | ±500 | _    | V <sub>IN</sub> = 0 to 3.6 V                                                             |
| Off state output current *2 | loz             | 3.6                  | _                    | ±10  | μA   | $V_{OUT}$ = $V_{CC}$ or GND                                                              |
| Quiescent supply current    | lcc             | 3.6                  | _                    | 40   | μA   | $V_{IN}$ = $V_{CC}$ or GND                                                               |
|                             | Δlcc            | 3.0 to 3.6           |                      | 750  | μA   | $V_{\text{IN}}$ = one input at (V_{\text{CC}}0.6) , other inputs at V_{\text{CC}} or GND |

Notes: 1. For conditions shown as Min or Max, use the appropriate values under recommended operating conditions.

2. For I/O ports, the parameter  $I_{\text{OZ}}$  includes the input leakage current.

# **Switching Characteristics**

| Item                    | Symbol              | V <sub>cc</sub> (V)    | Min | Тур      | Max | Unit | FROM<br>(Input) | TO<br>(Output) |
|-------------------------|---------------------|------------------------|-----|----------|-----|------|-----------------|----------------|
| Maximum clock frequency | f <sub>max</sub>    | 2.5±0.2                | 135 | _        | _   | MHz  |                 |                |
|                         |                     | 2.7                    | 135 | _        | _   |      |                 |                |
|                         |                     | 3.3±0.3                | 135 | _        | _   |      |                 |                |
| Propagation delay time  | t <sub>PLH</sub>    | 2.5±0.2                | 1.0 | _        | 8.8 | ns   | CLK             | В              |
|                         | t <sub>PHL</sub>    | 2.7                    | _   | _        | 7.3 |      |                 |                |
|                         |                     | 3.3±0.3                | 1.0 | _        | 6.2 | _    |                 |                |
|                         |                     | 2.5±0.2                | 1.0 | _        | 7.0 |      |                 | A              |
|                         |                     | 2.7                    | _   | _        | 5.8 |      |                 |                |
|                         |                     | 3.3±0.3                | 1.0 | _        | 5.0 |      |                 |                |
| Output enable time      | t <sub>ZH</sub>     | 2.5±0.2                | 1.0 | _        | 8.4 | ns   | CLK             | В              |
|                         | t <sub>ZL</sub>     | 2.7                    | _   | -        | 6.7 |      |                 |                |
|                         |                     | 3.3±0.3                | 1.0 | -        | 6.1 |      |                 |                |
|                         |                     | 2.5±0.2                | 1.0 |          | 8.1 |      |                 | А              |
|                         |                     | 2.7                    | -   | <u> </u> | 6.2 |      |                 |                |
|                         |                     | 3.3±0.3                | 1.0 | -        | 5.9 |      |                 |                |
| Output disable time     | t <sub>HZ</sub>     | 2.5 <mark>±0</mark> .2 | 1.4 |          | 8.3 | ns   | CLK             | В              |
|                         | t <sub>LZ</sub>     | 2.7                    | —   | —        | 6.9 |      |                 |                |
|                         |                     | 3.3±0.3                | 1.0 | _        | 6.1 |      |                 |                |
|                         |                     | 2.5±0.2                | 1.5 | _        | 7.7 | _    |                 | A              |
|                         |                     | 2.7                    | -   | _        | 6.8 |      |                 |                |
|                         |                     | 3.3±0.3                | 1.0 | _        | 5.6 | _    |                 |                |
| Input capacitance       | CIN                 | 3.3                    | _   | 3.5      |     | pF   | Control in      | puts           |
| Output capacitance      | C <sub>IN / O</sub> | 3.3                    | _   | 9.0      |     | pF   | A or B po       | rts            |
|                         |                     |                        |     |          |     |      |                 |                |



# **Switching Characteristics (cont.)**

| ltem        | Symbol          | Vcc (V) | Min | Тур | Max | Unit     | FROM (Input)                   |
|-------------|-----------------|---------|-----|-----|-----|----------|--------------------------------|
| Setup time  | t <sub>su</sub> | 2.5±0.2 | 2.0 |     |     | ns       | A data before CLK <sup>↑</sup> |
|             |                 | 2.7     | 2.0 | _   | —   |          |                                |
|             |                 | 3.3±0.3 | 1.7 | _   | _   |          |                                |
|             |                 | 2.5±0.2 | 2.2 | _   | —   |          | B data before CLK↑             |
|             |                 | 2.7     | 2.1 | _   | —   |          |                                |
|             |                 | 3.3±0.3 | 1.8 | _   | —   |          |                                |
|             |                 | 2.5±0.2 | 1.6 | _   | —   |          | SEL before CLK↑                |
|             |                 | 2.7     | 1.6 |     |     |          |                                |
|             |                 | 3.3±0.3 | 1.3 |     | —   |          |                                |
|             |                 | 2.5±0.2 | 1.0 |     | -   |          | CLKENA1 or                     |
|             |                 | 2.7     | 1.2 | _   | -7  | <b>-</b> | CLKENA2 before LK↑             |
|             |                 | 3.3±0.3 | 0.9 | —   |     |          |                                |
|             |                 | 2.5±0.2 | 1.5 | _   | —   |          | OE before CLK↑                 |
|             |                 | 2.7     | 1.6 | -   |     |          |                                |
|             |                 | 3.3±0.3 | 1.3 |     | -7  |          |                                |
| Hold time   | t <sub>h</sub>  | 2.5±0.2 | 0.7 |     |     | ns       | A data after CLK↑              |
|             |                 | 2.7     | 0.6 | _   |     |          |                                |
|             |                 | 3.3±0.3 | 0.6 |     | _   |          |                                |
|             |                 | 2.5±0.2 | 0.7 |     | _   |          | B data after CLK↑              |
|             |                 | 2.7     | 0.6 | _   | _   |          |                                |
|             |                 | 3.3±0.3 | 0.6 | _   | _   |          |                                |
|             |                 | 2.5±0.2 | 1.1 | _   | _   |          | SEL aftrer CLK↑                |
|             |                 | 2.7     | 0.7 | _   | _   |          |                                |
|             |                 | 3.3±0.3 | 0.7 | _   | _   |          |                                |
|             |                 | 2.5±0.2 | 1.0 | _   | _   |          | CLKENA1 or                     |
|             |                 | 2.7     | 0.8 |     |     |          | CLKENA2 after CLK↑             |
|             |                 | 3.3±0.3 | 1.1 | _   | _   |          |                                |
|             |                 | 2.5±0.2 | 0.8 | _   | _   |          | OE after CLK↑                  |
|             |                 | 2.7     | 0.8 |     |     |          |                                |
|             |                 | 3.3±0.3 | 0.8 |     |     |          |                                |
| Pulse width | t <sub>w</sub>  | 2.5±0.2 | 3.3 |     |     | ns       | CLK "H" or "L"                 |
|             |                 | 2.7     | 3.3 |     |     |          |                                |
|             |                 | 3.3±0.3 | 3.3 | _   | _   |          |                                |















### **Package Dimensions**





### RenesasTechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

#### Keep safety first in your circuit designs!

Regense to find in your circuit designs: 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage ore materials, including product data, diagrams, charts,

- use.
- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



http://www.renesas.com

### RENESAS SALES OFFICES

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501

#### Renesas Technology Europe Limited.

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900

# Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany

Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11

Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836

Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001